Computation Structures

# **Memory Hierarchy & Caches Worksheet**



 Keep the most often-used data in a small, fast SRAM (often local to CPU chip). The reason this strategy works: LOCALITY.

 *Locality of reference*: Access to address X at time t implies that access to address  $X + \Delta X$  at time  $t + \Delta t$  becomes more probable as ΔX and Δt approach zero.



# **AMAT = HitTime + MissRatio \* MissPenalty**



 **Example: 2-way set-associative cache, 8 sets, 4-word block size, write-back** 



 *Replacement strategy choices:* least-recently used (LRU); first in, first out (FIFO); random *Write-policy choices:* write-through, write-behind, write-back

# Problem 1.

(A) The timing for a particular cache is as follows: checking the cache takes 1 cycle. If there's a hit the data is returned to the CPU at the end of the first cycle. If there's a miss, it takes 10 *additional* cycles to retrieve the word from main memory, store it in the cache, and return it to the CPU. If we want an average memory access time of 1.4 cycles, what is the minimum possible value for the cache's hit ratio?

 $1.4 = 1 + (1 - 0)10$ Minimum possible value of hit ratio: 0.96  $.04<1-8$ 

(B) If the cache block size, i.e., words/cache line, is doubled but the total number of data words in the cache is unchanged, how will the following cache parameters change? Please circle the best answer.

# of offset bits: UNCHANGED  $\cdot$  (+1)... -1 ... 2x ... 0.5x ... CAN'T TELL # of tag bits: UNCHANGED  $\cdot$  +1 ... -1 ... 2x ... 0.5x ... CAN'T TELL # of cache lines: UNCHANGED ... +1 ... -1 ... 2x ..  $\left(0.5x\right)$ ... CAN'T TELL

Consider a direct-mapped cache with 64 total data words with 1 word/cache line, which uses a LRU replacement strategy and a write-back write strategy. This cache architecture is used for parts  $(C)$  through  $(F)$ .

(C) If cache line number 5 is valid and its tag field has the value 0x1234, what is the address in main memory of the data word currently residing in cache line 5?



Main memory address of data word in cache line 5: 0x OX 123414  $olsch = obc$ 

lindex The program shown on the right repeatedly executes an inner loop that sums the 16 elements of an array that is stored starting in location 0x310.

 $\epsilon$ 

The program is executed for many iterations, then a measurement of the cache statistics is made during one iteration through all the code, i.e., starting with the execution of the instruction labeled outer loop: until just before the next time that instruction is executed.

 $= 0$ outer loop: CMOVE(16,R0) // initialize loop index J  $CMOVE(0, R1)$  $loop:$ // add up elements in array SUBC(R0,1,R0) // decrement index MULC(R0,4,R2) // convert to byte offset  $LD(R2, 0x310, R3) //$  load value from A[J]  $ADD(R3, R1, R1)$  // add to sum BNE(R0, loop) // loop until all words are summed BR(outer\_loop) // perform test again!

(D) In total, how many instruction fetches occur during one complete iteration of the outer loop? How many data reads?



Average memory access time assuming 90% hit rate (clock cycles): 4

AMAT= 2 + (1 - .9)(20)= 2 + 2 = 4

6.004 Worksheet

ID

taap

- 3 of 11 - L13/L114 - Memory Hierarchy & Caches



# Problem 3.



(B) If the MULC instruction is resident in a cache line, what will be its cache line index? the value of the tag field for the cache?



holding the value  $A[j]$  will map to the same cache line index as the MULC instruction in the program.

List all j where A[j] have the same cache line index as MULC:  $\frac{10}{10}$  11

- $A(s)$  p  $O\times 420$   $\Rightarrow$  cache line 4.  $2$  words line  $\Rightarrow$   $A(s)$ ,  $A(s)$  ore in cache line  $\emptyset$ .
- (D) If the outer loop is run many times, give the steady-state hit ratio for the cache, i.e., assume that the number of compulsory misses as the cache is first filled are insignificant compared to the number of hits and misses during execution.

everything tits in

Steady-state hit ratio (%): 100%

#### Problem 4.

Consider a 2-way set-associative cache where each way has 4 cache lines with a block size of 2 words. Each cache line includes a valid bit  $(V)$  and a dirty bit  $(D)$ , which is used to implement a write-back strategy. The replacement policy is least-recently-used (LRU). The cache is used for both instruction fetch and data (LD, ST) accesses. Please use this cache when answering questions  $(A)$  through  $(D)$ .

(A) Using this cache, a particular benchmark program experiences an average memory access time (AMAT) of 1.3 cycles. The access time on a cache hit is 1 cycle; the miss penalty (i.e., additional access time) is 10 cycles. What is the hit ratio when running the benchmark program? You can express your answer as a formula if you wish:



(B) The circuitry for this cache uses various address bits as the block offset, cache line index and tag field. Please indicate which address bits  $A[31:0]$  are used for each purpose by placing a "B" in each address bit used for the block offset, "L" in each address bit used for the cache line index, and "T" in each address bit used for the tag field.

Fill in each box with "B", "L", or "T"



(C) This cache needs room to store new data and based on the LRU replacement policy has chosen the cache line whose information is shown to the right for replacement. Since the current contents of that line are marked as dirty (D)  $= 1$ ), the cache must write some information back to main memory. What is the address of each memory location to be written? Please give each address in hex.

 $Wav: 0$ Cache line index: 3 Valid bit  $(V)$ : 1 Dirty bit  $(D)$ : 1 Tag field:  $0x123$ 

Addresses of each location to be written (in hex):  $OxO449$ Using fields from  $(B)$ <br> $B:400$ , ob  $000$ <br> $(A)0Ex=0b$ ADORESS = Ob lo Oloo O111 1X00 TAG! Ob 000 0010 0011

(D) This cache is used to run the following benchmark program. The code starts at memory address 0; the array referenced by the code has its first element at memory address 0x2000. First determine the number of memory accesses (both instruction and data) made during each iteration through the loop. Then estimate the steady-state average hit ratio for the program, i.e., the average hit ratio after many iterations through the loop.

```
= 0CMOVE (0, R0)
                       // byte index into array
                       // initialize checksum accumulator
   CMOVE(0, R1)loop:
                       // load next element of array
   LD(R\theta, array, R2)SHLC(R1,1,R1)// shift checksum
   ADDC(1, R1, R1)// increment checksum
                        // include data value in checksum
   ADD(R2, R1, R1)
   ADDC(R0,4,R0)
                       // byte index of next array element
   CMPLTC(R0,1000,R2) // process 250 entries
   BT(R2, loop)eachiteration: 7 ifetches, 1 data accuss
   HALT()
                            , instructions occupy 4 cache lines (2 mards) line)
. = 0x2000array:42-way => loo% hit cm iteddy
    ... array contents here ...
                             · data accesses: nuw wad every cycle
                                La 2 wordsline = 50% hit
```
Number of memory accesses made during each iteration of the loop:  $\bullet$ 

Estimated steady-state average hit ratio: 16 = 93.75% 1 miss every two iterations &

# Problem 5.

Consider the diagram to the right for a 2-way set associative cache to be used with our Beta design. Each cache line holds a single 32-bit word of data along with its associated tag and valid bit (0 when the cache line is invalid, 1 when the cache line is valid).

(A) The Beta produces 32-bit byte addresses, A[31:0]. To ensure the best cache performance, which address bits should be used for the cache index? For the tag field?

8 cadre lines address bits used for cache index:  $A[\frac{4}{3} : 2]$ Hit<sup>2</sup> Data to CPU address bits used for tag field:  $A[\overline{3}] : \overline{5}$  1 " remaining bits are tog.



(B) Suppose the Beta does a read of location 0x5678. Identify which cache location(s) would be checked to see if that location is in the cache. For each location specify the cache section (A or B) and row number (0 through 7). E.g.,  $3A$  for row 3, section A. If there is a cache hit on this access what would be the contents of the tag data for the cache line that holds the data for this location?

OX5678  $0$ 01010011100 cache location(s) checked on access to 0x5678:  $6A$ , 6B  $\overline{\text{O}}$  cache tag data on hit for location 0x5678 (hex): 0x 2B3  $\overline{2}$ line index coxb (C) Assume that checking the cache on each read takes 1 cycle and that refilling the cache on a miss takes an *additional* 8 cycles. If we wanted the average access time over many reads to be 1.1 cycles, what is the minimum hit ratio the cache must achieve during that period of time? You needn't simplify your answer.  $1.1 - 1 + (1 - H2) \cdot (8)$ minimum hit ratio for 1.1 cycle average access time: (D) Estimate the approximate cache hit ratio for the following program. Assume the cache is empty before execution begins (all the valid bits are 0) and that an LRU replacement strategy is used. Remember the cache is used for both instruction and data (LD) accesses. JOOR  $= 0$  $\frac{1}{2}$ 012345670 CMOVE(source, RO) each Heration  $CMOVE(0, R1)$ · 5 inst. fet ches ~ 100% hit CMOVE(0x1000,R2)  $\overline{\mathsf{C}}$  $loop: LD(RO, 0, R3)$ ١o ADDC(R0.4,R0) · 1 data fetch = 0% hit<br>Londata word fetched twice 14 ADD(R3, R1, R1) 1원  $SUBC(R2, 1, R2)$  $\mathbf{1}$  $BNE(R2, loop)$ ST(R1, source) ىت HALT() 24  $= 0x100$ source:  $. + 0x4000$  // Set source to  $0x100$ , reserve 1000 words approximate hit ratio: $\overline{\mathcal{L}}$ 

(E) After the program of part (D) has finished execution what information is stored in row 4 of the cache? Give the addresses for the two locations that are cached (one in each of the sections) or briefly explain why that information can't be determined.



#### Problem 6.

A standard unpipelined Beta is connected to a 2-way set-associative cache containing 8 sets, with a block size of 4 32-bit words. The cache uses a LRU replacement strategy. At a particular point during execution, a snapshot is taken of the cache contents, which are shown below. All values are in hex; assume that any hex digits not shown are 0.



(A) The cache uses bits from the 32-bit byte address produced by the Beta to select the appropriate set  $(L)$ , as input to the tag comparisons  $(T)$  and to select the appropriate word from the data block (B). For correct and optimal performance what are the appropriate portions of the address to use for L, T and B? Express your answer in the form " $A[N:M]$ " for N and M in the range 0 to 31, or write "CAN'T TELL".



(B) For the following addresses, if the contents of the specified location appear in the cache, give the location's 32-bit contents in hex (determined by using the appropriate value from the cache). If the contents of the specified location are NOT in the cache, write "MISS".

8:2,  $C\rightarrow Q$ ,  $T = OVA$  Contents of location 0x548 (in hex) or "MISS": 0x $\overline{D}$ 

(C) Ignoring the current contents of the cache, is it possible for the contents of locations 0x0 and 0x1000 to both be present in the cache simultaneously?

> Locations 0x0 and 0x1000 present simultaneously (circle one): YES **NO**

both map to cache line  $\phi$ , but it's a 2-way cache

6.004 Worksheet

- 9 of  $11 - L13/L114$  – Memory Hierarchy & Caches

(D) (Give a one-sentence explanation of how the D bit got set to 1 for Line #7 of Way #1.

One sentence explanation

ST changed a value of a word on that cacke memany.

(E) The following code snippet sums the elements of the 32-element integer array X. Assume this code is executing on a Beta with a cache architecture as described above and that, initially, the cache is empty, i.e., all the V bits have been set to 0. Compute the hit ratio as this program runs until it executes the HALT() instruction, a total of  $2 + (6*32) + 1 = 195$ instruction fetches and 32 data accesses.

 $\frac{216}{\text{Hit ratio: }7737}$  95.29%



#### Problem 7.

After his geek hit single I Hit the Line, renegade singer Johnny Cache has decided he'd better actually learn how a cache works. He bought three Beta processors, identical except for their cache architectures:

- $\bullet$ **Betal** has a 64-line direct-mapped cache
- **Beta2** has a 2-way set associative cache, LRU, with a total of 64 lines  $\bullet$
- **Beta3** has a 4-way set associative cache, LRU, with a total of 64 lines  $\bullet$

Note that each cache has the same total capacity: 64 lines, each holding a single 32-bit word of data or instruction. All three machines use the same cache for data and instructions fetched from main memory.

Johnny has written a simple test program:



Johnny runs his program on each Beta, and finds that one Beta model outperforms the other two.

(A) (2 points) Which Beta gets the highest hit ratio on the above benchmark?

3 regions: Oxicoot, Oxicos +, Ox3004 Circle one: Beta1 Beta<sub>2</sub> Beta<sub>3</sub> (B) (2 points) Johnny changes the value of **B** in his program to  $0 \times 2000$  (same as **A**), and finds a substantial improvement in the hit rate attained by one of the Beta models (approaching 100%). Which model shows this marked improvement? now wst 2 regims: 0x10004, 0x20004 Circle one: Betal Beta<sub>2</sub> Beta<sub>3</sub> (C) (3 points) Finally, Johnny sets  $I$ , A, and B each to  $0 \times 0$ , and sets N to 64. What is the TOTAL number of cache misses that will occur executing this version of the program on each of the Beta models? TOTAL cache misses running on Beta1: 0; Beta2: 16; Beta3: 16 only compulsory misses for all these caches

MIT OpenCourseWare [https://ocw.mit.edu/](https://ocw.mit.edu)

 6.004 Computation Structures Spring 2017

For information about citing these materials or our Terms of Use, visit:<https://ocw.mit.edu/terms>.